PixelKey
NeoPixel USB Key
Loading...
Searching...
No Matches
bsp_clock_cfg.h
1
/* generated configuration header file - do not edit */
2
#ifndef BSP_CLOCK_CFG_H_
3
#define BSP_CLOCK_CFG_H_
4
#define BSP_CFG_CLOCKS_SECURE (0)
5
#define BSP_CFG_CLOCKS_OVERRIDE (0)
6
#define BSP_CFG_XTAL_HZ (12000000)
/* XTAL 12000000Hz */
7
#define BSP_CFG_PLL_SOURCE (BSP_CLOCKS_CLOCK_DISABLED)
/* PLL Src: Disabled */
8
#define BSP_CFG_HOCO_FREQUENCY (4)
/* HOCO 48MHz */
9
#define BSP_CFG_PLL_DIV (BSP_CLOCKS_PLL_DIV_2)
/* PLL Div /2 */
10
#define BSP_CFG_PLL_MUL BSP_CLOCKS_PLL_MUL(8U,0U)
/* PLL Mul x8 */
11
#define BSP_CFG_CLOCK_SOURCE (BSP_CLOCKS_SOURCE_CLOCK_HOCO)
/* Clock Src: HOCO */
12
#define BSP_CFG_ICLK_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_1)
/* ICLK Div /1 */
13
#define BSP_CFG_PCLKA_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_1)
/* PCLKA Div /1 */
14
#define BSP_CFG_PCLKB_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_2)
/* PCLKB Div /2 */
15
#define BSP_CFG_PCLKC_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_1)
/* PCLKC Div /1 */
16
#define BSP_CFG_PCLKD_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_1)
/* PCLKD Div /1 */
17
#define BSP_CFG_FCLK_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_2)
/* FCLK Div /2 */
18
#define BSP_CFG_CLKOUT_SOURCE (BSP_CLOCKS_CLOCK_DISABLED)
/* CLKOUT Disabled */
19
#define BSP_CFG_CLKOUT_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_1)
/* CLKOUT Div /1 */
20
#define BSP_CFG_UCK_SOURCE (BSP_CLOCKS_SOURCE_CLOCK_HOCO)
/* UCLK Src: HOCO */
21
#endif
/* BSP_CLOCK_CFG_H_ */
src
ra_gen
bsp_clock_cfg.h
Generated by
1.9.5